module add8u_05G(A, B, O);
input [7:0] A, B;
output [8:0] O;
wire sig_24, sig_27, sig_28, sig_29, sig_30, sig_32;
wire sig_33, sig_34, sig_35, sig_37, sig_38, sig_39;
wire sig_40, sig_42, sig_43, sig_44, sig_45, sig_47;
wire sig_48, sig_49, sig_50;
assign O[1] = 1'b1;
assign O[2] = B[2] ^ A[2];
assign sig_24 = A[2] & B[2];
assign sig_27 = sig_24;
assign sig_28 = A[3] ^ B[3];
assign sig_29 = A[3] & B[3];
assign sig_30 = sig_28 & sig_27;
assign O[3] = sig_28 ^ sig_27;
assign sig_32 = sig_29 | sig_30;
assign sig_33 = A[4] ^ B[4];
assign sig_34 = A[4] & B[4];
assign sig_35 = sig_33 & sig_32;
assign O[4] = sig_33 ^ sig_32;
assign sig_37 = sig_34 | sig_35;
assign sig_38 = A[5] ^ B[5];
assign sig_39 = A[5] & B[5];
assign sig_40 = sig_38 & sig_37;
assign O[5] = sig_38 ^ sig_37;
assign sig_42 = sig_39 | sig_40;
assign sig_43 = A[6] ^ B[6];
assign sig_44 = A[6] & B[6];
assign sig_45 = sig_43 & sig_42;
assign O[6] = sig_43 ^ sig_42;
assign sig_47 = sig_44 | sig_45;
assign sig_48 = A[7] ^ B[7];
assign sig_49 = A[7] & B[7];
assign sig_50 = sig_48 & sig_47;
assign O[7] = sig_48 ^ sig_47;
assign O[8] = sig_49 | sig_50;
assign O[0] = B[1];
endmodule